Symmetry Coincides with Nondeterminism for Time-Bounded Auxiliary Pushdown Automata

Rutgers University has made this article freely available. Please share how this access benefits you.
Your story matters. [https://rucore.libraries.rutgers.edu/rutgers-lib/47315/story/]

This work is the VERSION OF RECORD (VoR)
This is the fixed version of an article made available by an organization that acts as a publisher by formally and exclusively declaring the article "published". If it is an "early release" article (formally identified as being published even before the compilation of a volume issue and assignment of associated metadata), it is citable via some permanent identifier(s), and final copy-editing, proof corrections, layout, and typesetting have been applied.


Terms of Use: Copyright for scholarly resources published in RUcore is retained by the copyright holder. By virtue of its appearance in this open access medium, you are free to use this resource, with proper attribution, in educational and other non-commercial settings. Other uses, such as reproduction or republication, may require the permission of the copyright holder.

Article begins on next page

SOAR is a service of RUcore, the Rutgers University Community Repository
RUcore is developed and maintained by Rutgers University Libraries
Symmetry Coincides with Nondeterminism for Time-Bounded Auxiliary Pushdown Automata

Eric Allender*       Klaus-Jörn Lange

Received December 20, 2011; Revised September 12, 2014; Published September 17, 2014

Abstract: We show that every language accepted by a nondeterministic auxiliary pushdown automaton in polynomial time (that is, every language in $\text{SAC}^1 = \log(\text{CFL})$) can be accepted by a symmetric auxiliary pushdown automaton in polynomial time.

ACM Classification: F.1.3, F.1.2, F.1.1

AMS Classification: 68Q15, 68Q10, 68Q45, 68Q05

Key words and phrases: complexity theory, complexity classes, circuit complexity, nondeterminism, symmetry, reversibility

1 Introduction

Most of the fundamental questions in complexity theory hinge on the relationship between deterministic and nondeterministic computation. The intermediate notion of symmetric computation was introduced by Lewis and Papadimitriou [23]. (Informally, a nondeterministic machine is “symmetric” if the inverse of every legal move is also a legal move; more careful definitions appear in Section 2.) Lewis and Papadimitriou introduced symmetry primarily as a tool to characterize the complexity of the graph accessibility problem for undirected graphs; they showed that this problem is complete for Symmetric Logspace$^1$ ($\text{SL}$). The question of the relationship between $\text{SL}$ and deterministic logspace ($\text{L}$) was finally answered by Reingold [26], who showed that $\text{SL} = \text{L}$.

*Supported by National Science Foundation grants CCF-0832787 and CCF-1064785

1Observe that this holds true for the pure reachability problem only. The shortest path problem for undirected graphs is complete for nondeterministic logspace (NL)! (See, e. g., [31].)
In contrast to the situation with space-bounded computation, where symmetric computation coincides with determinism, in the case of time bounded computation symmetry is as powerful as unrestricted nondeterminism ([23]). Briefly, this is because if there is no space restriction a machine can keep track of the entire sequence of nondeterministic choices, which makes the computation graph tree-like. Hence, walking “backwards” along edges in the computation graph does not introduce new (erroneous) paths from the start configuration to an accepting state.

In this paper, we consider the role of symmetry in another setting that highlights the potential difference in power between deterministic and nondeterministic computation: Log(CFL) (a nondeterministic class) and Log(DCFL) (the corresponding deterministic class). Our main result is that symmetry and nondeterminism coincide in this setting. Let us briefly review some of the most important results that motivate interest in these classes.

Log(CFL) was defined by Sudborough [30] to be the class of problems logspace-reducible to context-free languages. Venkateswaran [33] gave a circuit-based characterization of Log(CFL); he showed that Log(CFL) coincides with SAC¹. Here, SAC¹ denotes the class of problems computable by polynomial-sized “semiunbounded” circuits of logarithmic depth, where a circuit is said to be “semiunbounded” if the AND gates have bounded fan-in and the OR gates have no restriction on the fan-in. Borodin et al. showed that Log(CFL) is closed under complement [6]. One of the contributions of Sudborough’s original paper on Log(CFL) was to give an automata-theoretic characterization of Log(CFL), as the class of languages recognized by logspace-bounded nondeterministic auxiliary pushdown automata that run in polynomial time.

An auxiliary pushdown automaton is a (deterministic or nondeterministic) logspace-bounded Turing machine, that also has a pushdown store that is not subject to the space bound. (In this paper, we only consider auxiliary pushdown automata that are logspace-bounded; thus our notation will not mention the space bound explicitly.) We mention that some authors use the term “stack machines” to refer to auxiliary pushdown automata (e.g., [12]). Deterministic and nondeterministic auxiliary pushdown automata were introduced by Cook [9], who showed that these automata recognize precisely the languages in P, when no restriction is placed on the running time (equivalently, when the running time is bounded by \(2^{n^{O(1)}}\)). We use the following notation to express this equality:

\[
P = \text{DAuxPDA-TIME} \left(2^{n^{O(1)}}\right) = \text{NAuxPDA-TIME} \left(2^{n^{O(1)}}\right).
\]

Summarizing, we have:

**Proposition 1.1** (Sudborough, Venkateswaran). \(\text{NAuxPDA-TIME} \left(n^{O(1)}\right) = \text{Log}(\text{CFL}) = \text{SAC}^1\).

The class Log(DCFL) (the class of problems reducible to deterministic context-free languages) was also defined by Sudborough [30], who showed \(\text{DAuxPDA-TIME} \left(n^{O(1)}\right) = \text{Log}(\text{DCFL})\). Subsequently, Log(DCFL) was studied by Dymond and Ruzzo, who showed that Log(DCFL) consists precisely of the problems solvable in logarithmic time on a CROW-PRAM [14]. Cook showed that deterministic context-free languages can be recognized in polynomial time by machines using \(O(\log^2 n)\) space, and thus lie in the class \(\text{SC}^2\) [10]. Summarizing, we have:

**Proposition 1.2** (Sudborough, Dymond–Ruzzo, Cook).

\[
\text{DAuxPDA-TIME} \left(n^{O(1)}\right) = \text{CROW-TIME}(\log n) = \text{Log}(\text{DCFL}) \subseteq \text{SC}^2.
\]
Symmetry is just one of several intermediate notions between deterministic and nondeterministic computation that have received attention. Two other such notions are unambiguity and randomness. Unambiguous AuxPDAs, by definition, never have more than one accepting computation path on any input. It is known that, if there is any problem in $\text{Dspace}(n)$ that requires circuits of exponential size, then every problem in $\text{Log}(\text{CFL})$ is accepted by an unambiguous AuxPDA running in polynomial time [4] (and, unconditionally, every problem in $\text{Log}(\text{CFL})$ is reducible via nonuniform projections to a language accepted by an unambiguous AuxPDA running in polynomial time [27]). In contrast, if we require that an AuxPDA have many accepting paths if it has any at all, then we arrive at the notion of probabilistic AuxPDAs with one-sided error. Venkateswaran studied such machines (even in the more powerful two-sided error model) in [34] and is working on a proof of the claim that all languages accepted by such machines lie in $\text{SC}^2$ [32]. Thus, if this claim holds, it would be a significant advance if, say, such machines could be shown to recognize all problems in $\text{NL}$ (since this would imply $\text{NL} \subseteq \text{SC}^2$).

Along similar lines, there has been some speculation that perhaps Reingold’s deterministic simulation of space-bounded symmetric computation could be extended to the model of auxiliary pushdown automata [17]. As a consequence of our results, any such extension would constitute a significant advance in our understanding of the complexity of not only $\text{NL}$, but of $\text{Log}(\text{CFL})$ as well.

We also need to make use of some of the properties of reversible computation. Reversibility is a restriction of deterministic computation that can also be viewed as a restriction of symmetric computation, in the sense that running “backward” from any configuration will lead only to configurations that are also reachable by running forward. More precisely: a Turing machine $M$ is reversible if its configuration graph has indegree and outdegree at most one. The following theorem from [21] will be useful for us:

**Theorem 1.3** (Lange, McKenzie, Tapp). *Any injective function computable in space equal to the input size is computable in the same space bound by a reversible machine.*

(A version of Theorem 1.3 actually holds even for non-injective functions [21], but for our purposes it is sufficient to consider the simpler case where only injective functions are considered.)

Thus, when we build an AuxPDA that carries out a particular segment of its computation deterministically without moving its input head or using the pushdown store, in such a way that the configuration at the end of the segment uniquely determines what configuration the AuxPDA was in when the segment began (so that this segment corresponds to an injective function on inputs of length $m$ computable in space $m$, where $m = \log n$ is the size of the worktape), it follows that the AuxPDA can be programmed so that this segment is actually reversible. Thus if we add “backward” moves to the AuxPDA to make it symmetric, the only additional computations that arise from the original deterministic segment are computations that correspond to running the segment backward.

Of course, there will be occasions when our AuxPDA will have to move its input head (or use its stack), and Theorem 1.3 does not directly allow us to conclude that certain simple deterministic computations can be carried out reversibly. Thus we appeal to the following simple proposition:

**Proposition 1.4.** *The following computations can be performed deterministically and reversibly:*

- *Start with the input head on the left endmarker, with the worktape blank, and end with the input head on the left endmarker, with the length of the input recorded in binary on the worktape.*
• Start with the input head on the left endmarker and a number $j$ on the worktape, and end with
the input head on the left endmarker and the pair $(j, a)$ on the worktape, where $a$ is the $j$th input
symbol.

• Start with a string $y$ on a worktape (which we will call the “buffer”), and end with $y$ pushed onto
the stack with the buffer empty.

• Start with a blank section of worktape of length $r$ and a string $yz$ on the stack where $|y| = r$, and
end with $y$ in that section of the worktape and popped off the stack (so that the stack holds $z$).

Proof. Note that, by Theorem 1.3, there is a deterministic and reversible computation that starts with a
number $j$ written on the worktape, and increments it. Similarly, there is a deterministic and reversible
computation that starts with a number $j$ and a bit $b$ and decrements $j$ (and flips the bit $b$ if $j = 0$).

Thus, in order to prove the first item in Proposition 1.4, it suffices to observe that the following routine
can be implemented reversibly:

• Write “0” on the blank worktape, and then repeat the following steps until the input head scans the
right endmarker:

  1. Move the input head to the right, and
  2. Increment the counter on the worktape.

• When the loop is exited, move the input head back to the left end of the tape.

The second item in the proposition is proved with very similar techniques:

• Insert a “0” before $j$, so that the worktape holds “0$j$”, and then repeat the following steps until the
first bit of the worktape is 1:

  1. Move the input head to the right, and
  2. Decrement $j$ (and flip the first bit if $j = 0$). [Thus, as long as the first bit is 0, the machine is
moving its head toward position $j$ of the input tape.]

• Remember the symbol $a$ currently scanned on the input tape, and then repeat the following steps
until the input head is at the left end of the tape:

  1. Move the input head to the left, and
  2. Increment $j$ (and flip the first bit if $j$ was equal to 0). [Thus, as long as the first bit is 1, we
remember the symbol $a$ at position $j$ on the input tape, and the input head is moving toward
the start of the tape.]

• At this point, the input head is back on the left endmarker and the worktape holds 0$j$. Replace 0$j$
with $(j, a)$. 

SYMMETRY VS. NONDETERMINISM FOR TIME-BOUNDED AUXILIARY PUSHDOWN AUTOMATA

For the third item, consider a machine with states \(q_{\text{push}}, q_{\text{move}}, q_{\text{return}},\) and \(q_a\) for each symbol \(a\). A sequence of moves that starts the process of pushing the buffer onto the stack starts in state \(q_{\text{push}}\). In state \(q_{\text{push}}\), if the machine scans a worktape symbol \(a\) other than the end-of-buffer marker, it enters state \(q_a\) and replaces the \(a\) with a blank symbol. (If it scans the end-of-buffer marker, it enters state \(q_{\text{return}}\.)

In state \(q_a\), it replaces a blank on top of the stack with an \(a\), and moves to \(q_{\text{move}}\). (The only “backward” move from state \(q_a\) is to change a blank on the worktape to an \(a\) and move to state \(q_{\text{push}}\.)

In state \(q_{\text{move}}\), it moves the worktape head to the right, and moves to state \(q_{\text{push}}\). (The only “backward” move from state \(q_{\text{move}}\) is to pop some symbol \(a\) off the stack, and move to state \(q_a\). There are no other moves that enter \(q_{\text{push}}\); thus the only “backward” move from \(q_{\text{push}}\) is to move the worktape head to the left, and move to state \(q_{\text{move}}\.)

In state \(q_{\text{return}}\), the machine moves the worktape head to the left end of the buffer. (The only “backward” moves take the machine back to the right end of the buffer, where it enters state \(q_{\text{push}}\.)

It is easy to verify that each configuration of this machine has one incoming edge and one outgoing edge, and that it carries out the transformation of the third item above.

The fourth and final item in this proposition is essentially the inverse of the transformation from item three, and it is proved with very similar techniques.

In Section 3, we establish our main result: that nondeterminism and symmetry coincide for polynomial-time bounded AuxPDAs. Since, by Theorem 1.3, reversibility coincides with determinism for space-bounded computation, and since reversibility plays an important role in the proof of Theorem 3.1, it is natural to wonder about the computational power of \(\text{reversible}\) AuxPDAs. We are not able to settle this question, but in Section 4 we summarize what we are able to establish about the power of reversible AuxPDAs, and present some open questions.

2 Preliminaries and overview

A configuration \(C\) of an AuxPDA encodes complete information about the state of the machine at a given point in a computation (including positions of all heads, contents of all tapes, buffers, and pushdowns), and as usual we let \(C \vdash D\) denote the relation on configurations where the machine can start in configuration \(C\) and move in one step to configuration \(D\). A subset of the states is labeled as “accepting”, and we say that the machine accepts an input if there is a computation path starting from the initial configuration and reaching an accepting state.

Lewis and Papadimitriou ([23]) introduced the concept of symmetric computation. A nondeterministic Turing machine is symmetric if, for any configurations \(C\) and \(D\), we have that \(C \vdash D\) if and only if \(D \vdash C\).

With symmetric machines, it is impossible to require that computations halt, and thus we use the convention that a symmetric AuxPDA runs in time \(t(n)\) if, for every input \(x\) of length \(n\), if there is any accepting computation path at all on input \(x\), then there is an accepting computation path of length at most \(t(n)\).

Definition 2.1. Let \(\text{SymAuxPDA-TIME}(n^{O(1)})\) denote the class of languages accepted by symmetric logspace-bounded AuxPDAs that run for polynomial time.

We remark that symmetric AuxPDAs were also defined independently by Kintali, in connection with a study of various graph reachability problems [17].

Theory of Computing, Volume 10 (8), 2014, pp. 199–215

203
In order to describe the symmetric algorithms that we present, we will use the following approach. First, we will present a nondeterministic (non-symmetric) AuxPDA that clearly accepts a given language. The AuxPDA will be designed using some conventions that allow us to reason clearly about its behavior. Then, we will “symmetrize” the AuxPDA, by introducing new moves, so that if $C \vdash D$ we ensure that also $D \vdash C$, and we will argue that this will not change the language that is accepted.

Here are some conventions that we will follow, in our AuxPDA algorithms. The logspace-bounded worktape will have two sections: a storage area, and a buffer. The buffer is used to push and pop items to and from the pushdown store; data will be pushed and popped in units of length $m = O(\log n)$, pops will only be initiated when the buffer is empty, and pushes will have the effect of emptying the buffer. Since pushes and pops are done deterministically (and reversibly, by Theorem 1.3 and Proposition 1.4), it is no loss of generality to treat these multi-step operations as basic operations (since, once begun, either the entire push (pop) is completed, or else the operation is run back to the start, as if it had never been begun). In order to simplify the definitions, we assume that the computation begins with $\log n$ space marked off on the worktape and the buffer (with endmarkers) and we assume that the read-only input tape also has endmarkers, and the bottom of the stack is marked.

3 Main result

In this section we show that every language in $\text{SAC}^1$ is accepted by some symmetric auxiliary pushdown automaton in polynomial time. Thus, by Proposition 1.1, this establishes our main theorem:

Theorem 3.1. $\text{NAuxPDA-TIME}(n^{O(1)}) = \text{SymAuxPDA-TIME}(n^{O(1)})$.

Proof. Let $L$ be a language in $\text{Log}(\text{CFL}) = \text{SAC}^1$. Thus $L$ is accepted by a logspace-uniform family of circuits $\{C_n\}$, where without loss of generality we may assume the following:

- The gates of the circuit $C_n$ are partitioned into levels $\ell_0, \ell_1, \ldots, \ell_{d(n)}$, where the depth of the circuit is $d(n) = O(\log n)$.

- The input level $\ell_0$ of the circuit $C_n$ consists of input gates that are connected either to input symbols $x_i$ or to negated input symbols $\overline{x_i}$, $1 \leq i \leq n$. The wires that lead out of the input gates feed into AND gates at level 1.

- If $i > 0$ is even, then all of the gates in level $\ell_i$ are OR gates. If $i$ is odd, then all of the gates in level $\ell_i$ are AND gates.

- Each AND gate $h$ has fan-in exactly two.

- Wires from any level $\ell_i$ are directed toward gates in level $\ell_{i+1}$, and a logspace computation can tell, given $g$ and $h$, if there is an edge from $g$ to $h$.

- For each $n$, the output gate $g_{\text{out}}$ of $C_n$ is an OR gate at level $d(n)$, and the function that maps $n$ to $(g_{\text{out}}, d(n))$ is computable in logspace.
We now describe a nondeterministic (non-symmetric) AuxPDA $M$ accepting $L$. We will then create a symmetric AuxPDA $M'$ from $M$, and argue that it also accepts $L$ in polynomial time. We will use the “symbol” $[g,i]$ to denote the contents of the worktape when our AuxPDA is attempting to determine if the gate $g$ in level $i$, evaluates to 1. We use the “symbol” $[g,i]$ to denote the contents of the worktape when our AuxPDA has successfully verified that $g$ evaluates to 1. (The symbols $[g,i]$ and $[g,i]$ will only be used when $g$ is an OR gate, and $i$ is even.) In addition, we will use a “protocol symbol” $\langle g,h \rangle$ to denote the fact that our AuxPDA is trying to verify that the OR gate $g$ evaluates to 1, by verifying that the AND gate $h$ that feeds into $g$ evaluates to 1. Observe that each of these “symbols” require $O(\log n)$ bits to write down.

We first create a nondeterministic (non-symmetric) AuxPDA $M$ operating as follows: On input $x$, with the stack empty, our AuxPDA $M$ uses a deterministic and reversible computation to record the input length $n$ on the worktape, and then (by appealing to logspace-uniformity) places the symbol $[g_{out}, d(n)]$ on the worktape. This computation is deterministic and injective, and can be done via a reversible computation by Theorem 1.3 and Proposition 1.4.

For any configuration where the worktape holds $[g,i]$, our AuxPDA $M$ checks first to see if $i = 0$. If $i = 0$, then $g$ is an input gate. Hence by logspace-uniformity, $M$ can use deterministic, reversible computation to compute an index $j$ such that gate $g$ is an input gate in level $\ell_0$ that depends on bit $j$ of the input. Then, by Proposition 1.4, $M$ can record the $j$th bit of the input on the worktape (via a deterministic and reversible computation). $M$ then checks (via a deterministic, reversible computation) if $g$ evaluates to 1 and if so, it replaces $[g,i]$ with $[g,i]$. (If the gate $g$ evaluates to 0, then $M$ halts and rejects.)

If $i > 0$, then via nondeterministic and symmetric moves, $M$ guesses a string $h$, so that the worktape holds $([g,i],h)$. (Using the “backward” moves of these nondeterministic steps corresponds to merely erasing some of the guess “$h$” and thus involves revisiting an earlier configuration. This cannot happen in any accepting computation path of minimal length.) After the worktape holds $([g,i],h)$, $M$ uses deterministic, reversible computation to verify that $h$ is an AND gate in level $\ell_{i-1}$ that feeds into $g$, and then computes the names $g_1$ and $g_2$ ($g_1 < g_2$) of the two OR gates that feed in to $h$, and then writes $[g_1,i-2]$ on the worktape, and writes the string $[g_1,i-2] \langle g_2,i-2 \rangle \langle g,h \rangle$ onto the buffer, before pushing this string onto the pushdown. (Note that the initial part of this deterministic computation is independent of the input, and thus can be done reversibly via direct appeal to Theorem 1.3. Pushing information onto the pushdown can be done reversibly by Proposition 1.4).

For any configuration where the worktape holds $[g,i], M$ first checks if $g = g_{out}$ and $i = d(n)$, in which case it will halt and accept.

Otherwise, $M$ pops a string (of length equal to the buffer) off the stack and stores it in the buffer (via a deterministic, reversible computation). There are two valid cases that allow the computation to proceed:

- If the buffer is equal to $[g,i] \langle [g',i],[g'',h] \rangle$, then $M$ will put $[g',i]$ on the worktape, and push the string $[g,i][g',i] \langle [g'',h]$, onto the stack (via a deterministic, reversible computation).

- If the buffer is equal to $[g',i][g,i] \langle [g'',h]$, where $g' < g$ are the two OR gates that feed into $h$, then $M$ will write the tuple $([g'',i+2], h)$ on the worktape and erase the buffer, via a deterministic and reversible computation (note that no information is lost here, since $h$ determines the pair $(g,g')$, and then it will erase $h$, leaving only $[g'',i+2]$ on the worktape. Clearly, this last segment is not reversible, since it destroys all information about $h$ (and with it, all information about $g'$ and $g$).
Table 1: Forward moves of $M$. There are four types of moves (not counting the moves that do the initial set-up, and the moves that determine if conditions have been satisfied to move to an accepting state). Only moves of type one consult the input tape.

<table>
<thead>
<tr>
<th></th>
<th>worktape</th>
<th>stack</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>$[g,0]$</td>
<td>$[g,0]$</td>
</tr>
<tr>
<td></td>
<td>$[g,i]$</td>
<td>$[g,i],h$</td>
</tr>
<tr>
<td>2</td>
<td>$[g,i]$</td>
<td>$[g,i] \leftrightarrow [g,i],h \rightarrow [g_{1},i-2]$</td>
</tr>
<tr>
<td>3</td>
<td>$[g,i]$</td>
<td>$[g,i] \rightarrow [g',i]$</td>
</tr>
<tr>
<td>4</td>
<td>$[g,i]$</td>
<td>$[g,i] \rightarrow [g',i] \rightarrow [g''$, $i+2,h \rightarrow [g'',i+2]$</td>
</tr>
</tbody>
</table>

Transitions marked $\leftrightarrow$ are symmetric.
Transitions marked $\rightarrow$ are deterministic and reversible.
Transitions marked $\mapsto$ are deterministic and non-reversible.

Note that, if we add backward transitions to make $M$ symmetric, the new transitions that are added for this segment correspond to guessing arbitrary values of $h$. Thus these moves are dual, in some sense, to the nondeterministic and symmetric moves of $M$ that guess $h$.

The moves of $M$ are summarized in Table 1.
When we create a symmetric AuxPDA $M'$ from $M$ by adding the required “backward” moves (as described in Table 2), we need to argue that the new machine $M'$ does not accept any strings that were not already accepted by $M$. We express this as the following claim:

**Claim 3.2.** For every even number $i$, gate $g$ is a gate in level $\ell_i$ that evaluates to 1 if and only if there is a computation path of $M'$ that starts with $[g,i]$ on the worktape, with an empty stack and buffer, and reaches $[g,i], [g,i] \rightarrow [g',i]$.

**Proof.** The forward direction is obvious, and it is also obvious that in this case there is a computation path of polynomial length. To prove the backward direction, if there is a computation path of $M'$ from $[g,i]$ to $[g',i]$, we work with a shortest such path. The proof proceeds by induction on $i$.

If $i = 0$, let us assume that there is a computation path of $M'$ that starts with $[g,0]$ on the worktape, with an empty stack and buffer, and reaches $[g,0]$. If this path consists of only forward moves of $M$, then this clearly implies that $g$ evaluates to 1 (by construction). We need to show that (without loss of generality) no backward moves of $M$ appear on this path. The only forward moves of $M$ that lead into any configuration of $M$ with $[g,0]$ on the worktape, are moves that perform a push. Such moves can not be executed in a backward direction by $M'$ when the stack is empty. The only other backward moves that can occur along the computation from $[g,0]$ to $[g,0]$ correspond to undoing (and re-doing) part of the deterministic, reversible computation between these two configurations, and hence will not occur along any accepting path of minimal length. (Throughout the rest of the proof, we assume that any
Symmetry vs. Nondeterminism for Time-Bounded Auxiliary Pushdown Automata

<table>
<thead>
<tr>
<th></th>
<th>worktape</th>
<th>stack</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>$[g,0]$</td>
<td>$[g,0]$↔$[g,0]$</td>
</tr>
<tr>
<td>2</td>
<td>$[g,i]$</td>
<td>$[g,i],h$↔$[g,i]⟨g,h⟩$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$[g,1]i−2]⟨g,2,i−2]⟨g,h⟩$</td>
</tr>
<tr>
<td>3</td>
<td>$[g,i]$</td>
<td>$[g',i]$↔$[g',i]⟨g'',h⟩$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$[g,i]g',i]⟨g'',h⟩$</td>
</tr>
<tr>
<td>4</td>
<td>$[g,i]$</td>
<td>$[g',i+2],h$↔$[g'',i+2]$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$[g,g,i]g',i]⟨g'',h⟩$</td>
</tr>
</tbody>
</table>

Table 2: Moves of $M'$. Transitions marked ↔ originated from deterministic and reversible steps of $M$, and hence constitute a subgraph of the configuration graph having degree two. Transitions marked $⊗$ are symmetric, and configurations in these segments typically have degree larger than two.

deterministic, reversible computation segment that is begun is run to completion, since the only other way the computation can exit the segment is by revisiting the configuration where it began the segment.) This completes the proof of the basis step.

If $i > 0$, then as in the basis step, the computation of $M'$ starting from $[g,i]$ cannot begin using backward moves of $M$, because it would involve undoing a push, and the stack is currently empty. Thus the only way to start is using symmetric moves of $M$ to guess some value $h$, and then to use deterministic (reversible) moves of $M$ that cause us to push the string $[g,1]i−2]⟨g,2,i−2]⟨g,h⟩$ onto the stack, leaving $[g,1]i−2]⟨g,h⟩$ on the worktape. Let us say that this configuration of $M'$ is reached at time $t_1$.

Similarly, the segment of the computation of $M'$ that ends with $[g,i]$ on the worktape, cannot end using backward moves of $M$, since this would involve undoing a push while the pushdown is empty, and thus this segment must consist of forward deterministic (reversible) moves of $M$, starting at some time $t_m$ with some symbol $[g',i−2]⟨g''⟩$ on the worktape, and a string of the form $[g'',i−2]g',i]⟨g,h⟩$ on top of the stack, for some $h',g'',g'$, and proceeding to a configuration where the stack is empty and the worktape contains the tuple $(g,i,h')$, and ending with some nonreversible moves that erase $h'$. (There may actually be some alternation between forward and backward moves in this segment where some of $h'$ is erased and re-guessed, but in a shortest accepting computation there will be only forward moves in this segment.)

Let us now analyze the portion of the computation of $M'$ that takes place between times $t_1$ and $t_m$. We assume without loss of generality that this computation is of minimal length, and thus does not revisit any configuration of $M'$ that occurs at any other time during its computation.

Since some of the $O(\log n)$ symbols on top of the stack at times $t_1$ and $t_m$ differ, these symbols must have been popped off at some intermediate stage. Since, by construction, $M'$ always completely fills the buffer when it performs a pop, we conclude that there is a first time after $t_1$ (call this time $t_3$), when $M'$ pops the string $[g,1]i−2]⟨g,2,i−2]⟨g,h⟩$ from the stack. Since all pushes and pops involve moving data between the stack and the buffer via deterministic (reversible) steps, we can see that the pop that takes
place at time $t_3$ must correspond to forward moves of $M$ (since backward moves of $M$ would correspond to forward moves that push $[g_1, i - 2] \prec [g_2, i - 2] \langle g, h \rangle$ onto the stack, which only happens if the worktape holds $[g_1, i - 2]$ – which in turn means that the computation is retracing its steps back to the start of this segment, contrary to our assumption). Since the pop of $[g_1, i - 2] \prec [g_2, i - 2] \langle g, h \rangle$ corresponds to a forward move of $M$, we see that this takes place in a deterministic (reversible) segment that can only take place if the worktape of $M'$ holds $[g_1, i - 2]$. Let us denote by $t_2$ the time when this pop begins. Since time $t_2$ is the first time that these symbols have been popped off the stack, we can conclude that the computation of $M'$ from time $t_1$ to $t_2$ begins with $[g_1, i - 2]$ on the worktape, ends with $[g_1, i - 2]$ on the worktape, and can be accomplished with an empty stack. Thus, by induction, we conclude that gate $g_1$ evaluates to 1.

Recall that, between times $t_2$ and $t_3$, $M'$ is executing forward moves of $M$ corresponding to a pop of $[g_1, i - 2] \prec [g_2, i - 2] \langle g, h \rangle$ from the stack, with $[g_1, i - 2]$ on the worktape. This only happens in the middle of a deterministic (reversible) segment (corresponding to moves of type 3 in Table 1). There can be no switch to backward moves of $M$ during the middle of this segment without revisiting earlier configurations, contrary to assumption. Thus this segment executes to completion in a forward direction, resulting in a configuration at some time $t_4$ with $[g_1, i - 2] [g_2, i - 2] \prec \langle g, h \rangle$ on the stack, and $[g_2, i - 2]$ on the worktape.

There are now two cases:

If there is no intermediate stage between $t_4$ and $t_m$ where the stack is popped, then we have that $h = h'$, and hence $g_1 = g''$ and $g_2 = g'$ and there is a computation of $M'$ that begins with $[g_2, i - 2]$ on the worktape, ends with $[g_2, i - 2]$ on the worktape, and can be accomplished with empty stack. In this case, by induction, we have that gate $g_2$ evaluates to 1. Since $h$ is the AND of $g_1$ and $g_2$, we have that $h$ evaluates to 1. Also, since the protocol symbol $π = \langle g, h \rangle$ is only written onto the stack if the AND gate $h$ feeds into the OR gate $g$, we conclude that $g$ evaluates to 1, as desired.

Otherwise, there is some first time $t_5$, $t_4 < t_5 < t_m$, where the string $[g_1, i - 2] [g_2, i - 2] \prec \langle g, h \rangle$ is popped from the stack. If these symbols are popped via forward moves of $M$, it must be the case that the worktape contains $[g_2, i - 2]$, and once again we can conclude that $g$ evaluates to 1, as desired. But in fact, this is the only possibility, since if this pop is accomplished via backward moves, it would correspond to moves of $M$ that, if executed in a forward direction, would push $[g_1, i - 2] [g_2, i - 2] \prec \langle g, h \rangle$ on the stack, and this only happens from the configuration that $M'$ is in at time $t_4$. That is, if this pop is accomplished via backward moves, it means that $M'$ is revisiting the configuration it was in at time $t_4$, contrary to our assumption.

This completes the proof of the inductive step of the claim, and also completes the proof of the theorem.

We remark that the stack height on the symmetric AuxPDA $M'$ is $O(\log^2 n)$ on any accepting computation (since the value $i$ is bounded by $O(\log n)$). Thus we conclude:

**Corollary 3.3.** Any language that is accepted by an AuxPDA in polynomial time is accepted by a symmetric AuxPDA running in polynomial time whose pushdown never contains more than $\log^2 n$ symbols.

We remark that this implies that languages in NL are accepted by symmetric machines using space $\log^2 n$ and running in polynomial time.
This generalizes to other space and time bounds as well. The following definitions and Corollary 3.5 make this precise.

**Definition 3.4.** Let $S$ and $T$ be functions defined on the natural numbers.

- $\text{NSpaceTime}(S(n), T(n))$ is the class of languages accepted by nondeterministic machines operating simultaneously in space $S(n)$ and time $T(n)$.
- $\text{SymSpaceTime}(S(n), T(n))$ is the class of languages accepted by symmetric machines operating simultaneously in space $S(n)$ and time $T(n)$.
- $\text{NSC} = \bigcup_k \text{NSpaceTime}(\log^k n, n^k)$.
- $\text{SymSC} = \bigcup_k \text{SymSpaceTime}(\log^k n, n^k)$.

The classes NSC and SymSC are the nondeterministic and symmetric analogs of Steve’s Class SC, respectively.

**Corollary 3.5.** Let $S(n) \geq \log n$ and $T(n) \geq n$ be constructible functions in the sense that they are computable simultaneously in space $O(S(n) \log T(n))$ and time polynomial in $T(n)$, given input $1^n$. Then

$$\text{NSpaceTime}(S(n), T(n)) \subseteq \text{SymSpaceTime}(S(n) \log T(n), T(n)^{O(1)})$$

**Proof.** A straightforward implementation of the construction from the proof of Savitch’s theorem [29] shows that any language accepted by a nondeterministic Turing machine in time $T(n)$ and space $S(n)$ is also accepted by uniform semi-unbounded circuits of size $2^{O(S(n))}$ and depth $O(\log T(n))$. The argument from the proof of Theorem 3.1 shows that such circuits can be simulated by symmetric AuxPDAs that have a worktape bound of $S(n)$ and never have more than $S(n) \log T(n)$ symbols on the pushdown. The time required is $2^{O(\log T(n))}$ (to explore a witness of acceptance, corresponding to a subtree of the circuit, of depth $O(\log n)$).

The case when $T$ is polynomial and $S(n) = \log^k n$ is of interest; in this case, nondeterministic polynomial time and $\log^k n$ space can be simulated by a symmetric polynomial-time machine in space $\log^{k+1} n$. It is natural to wonder whether $\log^k n$ space would be sufficient for this simulation, instead of $\log^{k+1} n$ space. At least for the case $k = 0$ (i.e., for finite automata), it is known that this is not possible. For a discussion of this, see [19]. For $k = 1$ (i.e., for logarithmic space), such a simulation would imply $\text{NL} = \text{L}$ by Reingold’s result ([26]).

Note that Corollary 3.5 implies that NSC = SymSC. (For more results on NSC, see [1].)

**Remark 3.6.** Theorem 10 of [23] states the inclusion

$$\text{NSpaceTime}(S, T) \subseteq \text{SymSpaceTime}(S \log(1 + T/S), T),$$

where $S = S(n)$ and $T = T(n)$ are as above. This is clearly stronger than our Corollary 3.5. However, it appears that there may be a problem with the proof of Theorem 10 in [23]; see the discussion of this point in [3].
The space bound $S \log (1 + T/S)$ can be achieved even with a deterministic simulation (although with a time bound exponential in the space bound), as was first shown by Denenberg [13]. By comparison, Corollary 3.5 incurs a polynomial slowdown, although the space bound is the same, unless $S$ is rather close to $T$. Quoting from Denenberg [13]: “Unfortunately, this improvement is significant only when the time bound is at most slightly greater than the space bound. . . . There is real improvement when the time bound is small; for example, if $T = S(\log S)^d$ for some $d$ then the [naïve] simulation runs in space $O(S \log S)$ and the improved one uses space $O(S \log \log S)$.” Although it is plausible that the stronger inclusion claimed in [23, Theorem 10] does hold, we have not been able to verify this.

4 Remarks on reversibility

The concept of reversibility is related to determinism in a way that is analogous to the relationship of symmetry to nondeterminism. The theoretical study of reversibility in computation was initiated in different contexts by Lecerf ([22]) and Bennett ([5]).

Let us now consider this relationship for auxiliary pushdown automata and thus for languages reducible to context-free languages.

**Definition 4.1.** We call a deterministic auxiliary pushdown automaton reversible if it is also backdeterministic. That is: for each configuration $C$, there is at most one possible configuration $D$ such that $D \vdash C$.

By $\text{RevAuxPDA-TIME}(n^{O(1)})$ we denote the class of languages acceptable by reversible auxiliary pushdown automata in polynomial time.

Since deterministic and reversible computation have equivalent computational power both in the setting of space complexity [21] and time complexity [5]), one might be tempted to expect that this would hold for time-bounded auxiliary push-down automata as well. Note however, that there is an oracle relative to which deterministic computation is strictly more powerful than reversible computation, for machines with simultaneous time and space bounds [15].

In the following paragraphs, we investigate how $\text{RevAuxPDA-TIME}(n^{O(1)})$ relates to nearby complexity classes.

The complexity class $\text{RUL} = \text{RUspace}(\log n)$ was defined by Buntrock et al. [7] and has been studied subsequently by the authors [2, 20]. A language $L$ is in RUL if there is an NL machine accepting $L$ with the property that, on every input, the graph of reachable configurations is a tree, and there is a unique accepting configuration. It was shown by Buntrock et al. that RUL and a related class known as ReachFewL are contained in $\text{Log(DCFL)}$. Analysis of their algorithm (which simply searches through the configuration graph of a ReachFewL machine) shows that it is a reversible algorithm. Hence we obtain the following inclusion:

**Proposition 4.2.** $\text{ReachFewL} \subseteq \text{RevAuxPDA-TIME}(n^{O(1)})$.

(It was shown recently that ReachFewL coincides with RUL [16].)

We close this section with a list of open questions regarding reversible AuxPDAs. In particular, there are a number of “nearby” complexity classes which one might hope to relate in some way to $\text{RevAuxPDA-TIME}(n^{O(1)})$:
The class $\text{DAuxPDA-TIME}(n^{O(1)})$ was shown by Dymond and Ruzzo to coincide with the class $\text{CROW-TIME}(\log n)$ consisting of those languages accepted by PRAMs obeying the owner-write restriction working in logarithmic time with a polynomial number of processors ([14]). Rossmanith showed that the subclass $\text{OROW-TIME}(\log n)$ that results by replacing “concurrent read” by “owner read” contains $L$ ([28]). Is there a relationship between $\text{RevAuxPDA-TIME}(n^{O(1)})$ and $\text{OROW-TIME}(\log n)$?

Another way to limit CROW-PRAMs is to restrict the set of arithmetic operations that the PRAMs have in their instruction set. By imposing this restriction, Cook and Dymond [11] introduced parallel pointer machines. (See also [18].) The class $\text{PPM-Time}(\log n)$ consisting of languages accepted by parallel pointer machines in logarithmic time contains not only $L$, but also $\text{RUL}$ [2]. Is there a relationship between $\text{RevAuxPDA-TIME}(n^{O(1)})$ and $\text{PPM-Time}(\log n)$?

We were able to show that symmetric AuxPDAs running for polynomial time are able to compute with a pushdown of polylogarithmic height. Is this possible for reversible machines as well? It might be that the answer to this question is connected to our questions about the relation between $\text{RevAuxPDA-TIME}(n^{O(1)})$ and the PRAM classes mentioned above.

There are natural variants of the Monotone Planar Circuit Value Problem that are hard for $L$ and lie in $\text{Log}(\text{DCFL})$ [24, 8]. Related techniques were used, in order to show that the “One-Dimensional Sandpile” problem also lies in $\text{Log}(\text{DCFL})$ [25]. It is not at all clear to us that the $\text{Log}(\text{DCFL})$ algorithms for these problems can be implemented on reversible AuxPDAs. Nor is it clear to us that either of these problems is reducible to the other, or that either one lies in any of the other classes between $L$ and $\text{Log}(\text{DCFL})$ discussed in this section.

The known relations among these classes are summarized in Figure 1.
Acknowledgment

Some of this work was performed while the first author was a visiting scholar at the University of Cape Town. We gratefully acknowledge helpful discussions with Nutan Limaye, Luke Friedman, Shiva Kintali, and Fengming Wang.

References


[32] H. VENKATESWARAN: Personal Communication. The author previously announced that an earlier version ([34]) had an incomplete proof. 201


AUTHORS

Eric Allender
professor
Rutgers University, New Brunswick, NJ
allender@cs.rutgers.edu
http://www.cs.rutgers.edu/~allender

Klaus-Jörn Lange
professor
Universität Tübingen
lange@informatik.uni-tuebingen.de
http://fuseki.informatik.uni-tuebingen.de/en/mitarbeiter/lange

ABOUT THE AUTHORS

Eric Allender is a distinguished professor at Rutgers University. He has been at Rutgers since receiving his Ph. D. in 1985 at Georgia Tech, under the supervision of Kim N. King. While at Georgia Tech, he was the Backbone of the Seed and Feed Marching Abominable and he still plays trombone from time to time. He did his undergraduate work at the University of Iowa. He is a Fellow of the ACM, and currently serves as Editor-in-Chief of ACM Transactions on Computation Theory. Circuit complexity, Kolmogorov complexity, and complexity classes are his main research interests. He and his wife find happiness on the dance floor and toiling in their garden.

Klaus-Jörn Lange has been a professor at the University of Tübingen since 1995. Before that, he was a professor of theoretical computer science at the Technical University of Munich for eight years. He got his degrees at the University of Hamburg under the supervision of Wilfried Brauer. His main field of research is the study of the relations between formal languages and complexity theory. As a university student he invested a lot of time (maybe too much) in the game of Go reaching the rank of sandan, and served some years as the head of the Go club in Hamburg.